# CENG 311 Computer Architecture Lab

Logic Design Review

2023-2024

Fall

#### Digital Electronics

- Digital electronics operate on 2 voltage levels: high and low.
- Binary systems: 1 or 0, true or false, asserted or deasserted
- Values 0 and 1 are called as **complement** or **inverses** of one another.

#### **Number Conversions**

- **Decimal** -> Base 10; 1,56,798,...
- **Binary** -> Base 2; 0000, 001001,...
- Octal -> Base 8; 01,02,...
- Hexadecimal (Hex) -> Base 16; 0A, ABCD, FFFF,...

#### **Binary- Hex Conversion**

| Hex | Decimal | Binary       |  |  |
|-----|---------|--------------|--|--|
| 0   | 0       | 0000         |  |  |
| 1   | 1       | 0001         |  |  |
| 2   | 2       | 0010         |  |  |
| 3   | 3       | 0011         |  |  |
| 4   | 4       | 0100         |  |  |
| 5   | 5       | 0101         |  |  |
| 6   | 6       | 0110         |  |  |
| 7   | 7       | 0111         |  |  |
| 8   | 8       | 1000<br>1001 |  |  |
| 9   | 9       |              |  |  |
| A,  | 10      | 1010         |  |  |
| В   | 11      | 1011         |  |  |
| C   | 12      | 1100         |  |  |
| D   | 13      | 1101         |  |  |
| E   | 14      | 1110         |  |  |
| F   | 15      | 1111         |  |  |

Example:

$$(000100101111111)_2 = 0001 \ 0010 \ 1011 \ 1111$$

 $(000100101111111)_{2} = (12BF)_{16}$ 

#### Logic Functions and Gates

• AND Operator: A \* B, logical product

**AND Gate:** 



**AND Truth Table** 

| Α | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

• OR Operator: A + B, logical sum

**OR Gate:** 



**OR Truth Table** 

| Α | В | Υ |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

NOT operator:  $\overline{A}$ 

**NOT Gate:** 



**NOT Truth Table** 

| Α | В |
|---|---|
| 0 | 1 |
| 1 | 0 |

# Multiplexer (Mux)



1-bit 2x1 Mux



32-bits 2x1 Mux



4-bits 2x1 Mux

# Basic Arithmetic and Logic Unit (ALU)



1 bit ALU

# Binary Addition- Half Adder

| Inp | uts | Outputs |       |
|-----|-----|---------|-------|
| Α   | В   | Sum     | Carry |
| 0   | 0   | 0       | 0     |
| 0   | 1   | 1       | 0     |
| 1   | 0   | 1       | 0     |
| 1   | 1   | 0       | 1     |

# Binary Addition- Full Adder

| Inputs |   |         | Outputs  |     |                               |
|--------|---|---------|----------|-----|-------------------------------|
| а      | b | Carryln | CarryOut | Sum | Comments                      |
| 0      | 0 | 0       | 0        | 0   | $0 + 0 + 0 = 00_{two}$        |
| 0      | 0 | 1       | 0        | 1   | $0 + 0 + 1 = 01_{two}$        |
| 0      | 1 | 0       | 0        | 1   | $0 + 1 + 0 = 01_{two}$        |
| 0      | 1 | 1       | 1        | 0   | $0 + 1 + 1 = 10_{two}$        |
| 1      | 0 | 0       | 0        | 1   | $1 + 0 + 0 = 01_{two}$        |
| 1      | 0 | 1       | 1        | 0   | $1 + 0 + 1 = 10_{two}$        |
| 1      | 1 | 0       | 1        | 0   | $1 + 1 + 0 = 10_{two}$        |
| 1      | 1 | 1       | 1        | 1   | 1 + 1 + 1 = 11 <sub>two</sub> |

### Binary Addition- Full Adder

| Α | В | Cin | SUM (S) | Cout |
|---|---|-----|---------|------|
| 0 | 0 | 0   | 0       | 0    |
| 0 | 0 | 1   | 1       | 0    |
| 0 | 1 | 0   | 1       | 0    |
| 0 | 1 | 1   | 0       | 1    |
| 1 | 0 | 0   | 1       | 0    |
| 1 | 0 | 1   | 0       | 1    |
| 1 | 1 | 0   | 0       | 1    |
| 1 | 1 | 1   | 1       | 1    |



| AB C <sub>in</sub> | $\overline{C_{in}}$ | C <sub>in</sub> |
|--------------------|---------------------|-----------------|
| ĀB                 |                     |                 |
| ĀB                 |                     | 1               |
| ΑВ                 | 1                   | 1               |
| ΑB                 |                     | 1               |

| AB C <sub>in</sub>         | $\overline{C_{in}}$ | $C_{in}$ |
|----------------------------|---------------------|----------|
| $\overline{A}\overline{B}$ |                     | 1        |
| ĀB                         | 1                   |          |
| ΑВ                         |                     | 1        |
| ΑĒ                         | 1                   |          |

$$C_{\rm out} = \overline{A}.B.C_{\rm in} + A.\overline{B}.C_{\rm in} + A.B.\overline{C}_{\rm in} + A.B.C_{\rm in} \qquad S = \overline{A}.\overline{B}.C_{\rm in} + \overline{A}.B.\overline{C}_{\rm in} + A.\overline{B}.\overline{C}_{\rm in} + A.B.C_{\rm in}$$

# Binary Addition- Full Adder





#### 1-bit ALU Unit with Adder Circuit





### **Binary Subtraction**

- Use 2's complement format:
  - 1. Invert each bits (take the 1's complement)
  - 2. Add 1.

#### **Example:** Write -5 in binary format.

$$(5)_{10} = 0101$$

- 1. Take 1's complement: 1010
- 2. Add 1 :  $(1011)_2 = (-5)_{10}$

# ALU with binary subtraction



#### Clocks

- Clocks are used in sequential logic in order to decide when an element that contains **state** should be updated.
- Edge triggered clocking: state changes occurs on clock edges.



Clock Frequency = 1 / clock period

### Flip-Flops — D Flip-Flop

A kind of memory component that can hold 1 bit data

- D flip flops used in;
  - **□**Memory
  - Registers
  - **□**Counters

# Flip-Flops — D Flip-Flop

| • 0 |           | D .   | Q <b>`</b> | Q | CLK | D |
|-----|-----------|-------|------------|---|-----|---|
|     | D         | D •   | 1          | 0 | 0   | 0 |
|     |           | CLK • | 1          | 0 | 1   | 0 |
|     | Flip Flop |       | 1          | 0 | 0   | 1 |
| Q'  |           |       | 0          | 1 | 1   | 1 |

# Register File



# Read Register



### Write Register



# Memory address



1 Word = 4 bytes = 32 bits 1 byte = 8 bits

### Little Endian- Big Endian

Data = 01234567



Little Endian